Os motores de busca de Datasheet de Componentes eletrônicos |
|
54LS114 Folha de dados(PDF) 1 Page - National Semiconductor (TI) |
|
|
54LS114 Folha de dados(HTML) 1 Page - National Semiconductor (TI) |
1 / 6 page TLF10176 June 1989 54LS114 Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears General Description The ’LS114 features individual J K and set inputs and com- mon clock and common clear inputs When the clock goes HIGH the inputs are enabled and data will be accepted The logic level of the J and K inputs may be allowed to change when the Clock Pulse is HIGH and the bistable will perform according to the truth table as long as the minimum setup times are observed Input data is transferred to the outputs on the negative-going edge of the clock pulse Connection Diagram Dual-In-Line Package TLF10176 – 1 Order Number 54LS114DMQB 54LS114FMQB or 54LS114LMQB See NS Package Number E20A J14A or W14B Logic Symbol TLF10176 – 2 VCC e Pin 14 GND e Pin 7 Pin Names Description J1 J2 K1 K2 Data Inputs CP Clock Pulse Input (Active Falling Edge) CD Direct Clear Input (Active LOW) SD1 SD2 Direct Set Inputs (Active LOW) Q1 Q2 Q1 Q2 Outputs C1995 National Semiconductor Corporation RRD-B30M105Printed in U S A |
Nº de peça semelhante - 54LS114 |
|
Descrição semelhante - 54LS114 |
|
|
Ligação URL |
Privacy Policy |
ALLDATASHEETPT.COM |
ALLDATASHEET é útil para você? [ DONATE ] |
Sobre Alldatasheet | Publicidade | Contato conosco | Privacy Policy | roca de Link | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |