Os motores de busca de Datasheet de Componentes eletrônicos
  Portuguese  ▼
ALLDATASHEETPT.COM

X  

74FCT38072S Folha de dados(PDF) 2 Page - Integrated Device Technology

Nome de Peças 74FCT38072S
Descrição Electrónicos  Low additive phase jitter RMS
Download  11 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrônico  IDT [Integrated Device Technology]
Página de início  http://www.idt.com
Logo IDT - Integrated Device Technology

74FCT38072S Folha de dados(HTML) 2 Page - Integrated Device Technology

  74FCT38072S Datasheet HTML 1Page - Integrated Device Technology 74FCT38072S Datasheet HTML 2Page - Integrated Device Technology 74FCT38072S Datasheet HTML 3Page - Integrated Device Technology 74FCT38072S Datasheet HTML 4Page - Integrated Device Technology 74FCT38072S Datasheet HTML 5Page - Integrated Device Technology 74FCT38072S Datasheet HTML 6Page - Integrated Device Technology 74FCT38072S Datasheet HTML 7Page - Integrated Device Technology 74FCT38072S Datasheet HTML 8Page - Integrated Device Technology 74FCT38072S Datasheet HTML 9Page - Integrated Device Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 11 page
background image
LOW SKEW 1 TO 2 CLOCK BUFFER
2
REVISION A 03/18/15
74FCT38072S DATASHEET
Pin Assignments
Pin Descriptions
External Components
A minimum number of external components are required for proper operation. A decoupling capacitor of 0.01 µF should be
connected between VDD pin and GND pin, as close to the device as possible. A 33
 series terminating resistor may be used
on each clock output if the trace is longer than 1 inch.
To achieve the low output skew that the 74FCT38072S is capable of, careful attention must be paid to board layout. Essentially,
both outputs must have identical terminations, identical loads and identical trace geometries. If they do not, the output skew will
be degraded. For example, using a 30
 series termination on one output (with 33 on the others) will cause at least 15 ps of
skew.
Pin
Number
Pin
Name
Pin
Type
Pin Description
1
VDD
Power
Connect to +1.8V, +2.5 V, or +3.3 V.
2
VDD
Power
Connect to +1.8V, +2.5 V, or +3.3 V.
3
ICLK
Input
Clock input.
4
GND
Power
Connect to ground.
5
GND
Power
Connect to ground.
6
Q0
Output
Clock output 0.
7
Q1
Output
Clock output 1.
8
GND
Power
Connect to ground.
1
2
3
VDD
4
Q0
Q1
GND
ICLK
8
7
6
5
8-pin SOIC
VDD
GND
GND
1
2
3
VDD
4
Q0
Q1
GND
ICLK
8
7
6
5
8-pin DFN
GND
GND
VDD


Nº de peça semelhante - 74FCT38072S

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Renesas Technology Corp
74FCT38072S RENESAS-74FCT38072S Datasheet
534Kb / 9P
   Low Skew 1 to 2 Clock Buffer
FEBRUARY 3, 2023
74FCT38072SCMGI RENESAS-74FCT38072SCMGI Datasheet
534Kb / 9P
   Low Skew 1 to 2 Clock Buffer
FEBRUARY 3, 2023
74FCT38072SCMGI8 RENESAS-74FCT38072SCMGI8 Datasheet
534Kb / 9P
   Low Skew 1 to 2 Clock Buffer
FEBRUARY 3, 2023
74FCT38072SDCGI RENESAS-74FCT38072SDCGI Datasheet
534Kb / 9P
   Low Skew 1 to 2 Clock Buffer
FEBRUARY 3, 2023
74FCT38072SDCGI8 RENESAS-74FCT38072SDCGI8 Datasheet
534Kb / 9P
   Low Skew 1 to 2 Clock Buffer
FEBRUARY 3, 2023
More results

Descrição semelhante - 74FCT38072S

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Integrated Device Techn...
651S IDT-651S Datasheet
222Kb / 12P
   Low additive phase jitter RMS
524S IDT-524S Datasheet
180Kb / 12P
   Low additive phase jitter RMS
551S IDT-551S Datasheet
222Kb / 12P
   Low additive phase jitter RMS
553S IDT-553S Datasheet
223Kb / 12P
   Low additive phase jitter RMS
74FCT3807S IDT-74FCT3807S Datasheet
559Kb / 18P
   Low additive phase jitter RMS
74FCT38074S IDT-74FCT38074S Datasheet
125Kb / 11P
   Low additive phase jitter RMS
621S IDT-621S Datasheet
221Kb / 12P
   Low additive phase jitter RMS
74FCT38075S IDT-74FCT38075S Datasheet
125Kb / 11P
   Extremely low RMS Additive Phase Jitter
logo
Texas Instruments
LMK1D2102 TI-LMK1D2102 Datasheet
2Mb / 33P
[Old version datasheet]   LMK1D210x Low Additive Jitter LVDS Buffer
SNAS822 ??SEPTEMBER 2021
LMK1D1204 TI-LMK1D1204 Datasheet
1Mb / 35P
[Old version datasheet]   LMK1D120x Low Additive Jitter LVDS Buffer
REVISED AUGUST 2021
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11


Folha de dados Download

Go To PDF Page


Ligação URL




Privacy Policy
ALLDATASHEETPT.COM
ALLDATASHEET é útil para você?  [ DONATE ] 

Sobre Alldatasheet   |   Publicidade   |   Contato conosco   |   Privacy Policy   |   roca de Link   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com