Os motores de busca de Datasheet de Componentes eletrônicos |
|
74ALVCH16240DTR Folha de dados(PDF) 1 Page - ON Semiconductor |
|
74ALVCH16240DTR Folha de dados(HTML) 1 Page - ON Semiconductor |
1 / 10 page © Semiconductor Components Industries, LLC, 2006 June, 2006 − Rev. 3 1 Publication Order Number: 74ALVCH16240/D 74ALVCH16240 Low−Voltage 16−Bit Buffer with Bus Hold 1.8/2.5/3.3 V (3−State, Inverting) The 74ALVCH16240 is an advanced performance, inverting 16−bit buffer. It is designed for very high−speed, very low−power operation in 1.8 V, 2.5 V or 3.3 V systems. The 74ALVCH16240 is nibble controlled with each nibble functioning identically, but independently. The control pins may be tied together to obtain full 16−bit operation. The 3−state outputs are controlled by an Output Enable (OEn) input for each nibble. When OEn is LOW, the outputs are on. When OEn is HIGH, the outputs are in the high impedance state. The data inputs include active bus−hold circuitry, eliminating the need for external pull−up resistors to hold unused or floating inputs at a valid logic state. • Designed for Low Voltage Operation: VCC = 1.65 to 3.6 V • 3.6 V Tolerant Inputs and Outputs • High−Speed Operation: 3.0 ns Max for 3.0 to 3.6 V 3.7 ns Max for 2.3 to 2.7 V 6.0 ns Max for 1.65 to 1.95 V • Static Drive: ±24 mA Drive at 3.0 V ±12 mA Drive at 2.3 V ±4 mA Drive at 1.65 V • Supports Live Insertion and Withdrawal • Includes Active Bus−Hold to Hold Unused or Floating Inputs at a Valid Logic State • IOFF Specification Guarantees High Impedance When VCC = 0 V† • Near Zero Static Supply Current in All Three Logic States (40 mA) Substantially Reduces System Power Requirements • Latchup Performance Exceeds ±250 mA @ 125°C • ESD Performance: Human Body Model >2000V; Machine Model >200V • Second Source to Industry Standard 74ALVCH16240 †To ensure the outputs activate in the 3−state condition, the output enable pins should be connected to VCC through a pull−up resistor. The value of the resistor is determined by the current sinking capability of the output connected to the OE pin. http://onsemi.com MARKING DIAGRAM A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week TSSOP−48 DT SUFFIX CASE 1201 1 48 74ALVCH16240DT AWLYYWW 1 48 Device Package Shipping ORDERING INFORMATION 74ALVCH16240DTR TSSOP 2500 / Reel |
Nº de peça semelhante - 74ALVCH16240DTR |
|
Descrição semelhante - 74ALVCH16240DTR |
|
|
Ligação URL |
Privacy Policy |
ALLDATASHEETPT.COM |
ALLDATASHEET é útil para você? [ DONATE ] |
Sobre Alldatasheet | Publicidade | Contato conosco | Privacy Policy | roca de Link | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |