Os motores de busca de Datasheet de Componentes eletrônicos |
|
MC100EP16VCDR2 Folha de dados(PDF) 1 Page - ON Semiconductor |
|
MC100EP16VCDR2 Folha de dados(HTML) 1 Page - ON Semiconductor |
1 / 10 page © Semiconductor Components Industries, LLC, 2003 September, 2003− Rev. 2 1 Publication Order Number: MC100EP16VC/D MC100EP16VC 3.3V / 5VECL Differential Receiver/Driver with High Gain and Enable Output The EP16VC is a differential receiver/driver. The device is functionally equivalent to the EP16 and LVEP16 devices but with high gain and enable output. The EP16VC provides an EN input which is synchronized with the data input (D) signal in a way that provides glitchless gating of the QHG and QHG outputs. When the EN signal is LOW, the input is passed to the outputs and the data output equals the data input. When the data input is HIGH and EN goes HIGH, it will force the QHG LOW and the QHG HIGH on the next negative transition of the data input. If the data input is LOW when the EN goes HIGH, the next data transition to a HIGH is ignored and QHG remains LOW and QHG remains HIGH. The next positive transition of the data input is not passed on to the data outputs under these conditions. The QHG and QHG outputs remain in their disabled state as long as the EN input is held HIGH. The EN input has no influence on the Q output and the data input is passed on (inverted) to this output whether EN is HIGH or LOW. This configuration is ideal for crystal oscillator applications where the oscillator can be free running and gated on and off synchronously without adding extra counts to the output. The VBB/D pin is internally dedicated and available for differential interconnect. VBB/D may rebias AC coupled inputs. When used, decouple VBB/D and VCC via a 0.01 mF capacitor and limit current sourcing or sinking to 1.5 mA. When not used, VBB/D should be left open. The 100 Series contains temperature compensation. • 310 ps Typical Prop Delay Q, 380 ps Typical Prop Delay QHG, QHG • Gain > 200 • Maximum Frequency > 3 GHz Typical • PECL Mode Operating Range: V CC = 3.0 V to 5.5 V with VEE = 0 V • NECL Mode Operating Range: V CC = 0 V with VEE = −3.0 V to −5.5 V • Open Input Default State • Q HG Output Will Default LOW with D Inputs Open or at VEE • V BB Output Device Package Shipping ORDERING INFORMATION MC100EP16VCD SO−8 98 Units/Rail MC100EP16VCDR2 SO−8 2500 Tape & Reel MC100EP16VCDT TSSOP−8 100 Units/Rail MC100EP16VCDTR2 TSSOP−8 2500 Tape & Reel *For additional information, see Application Note AND8002/D K = MC100 A = Assembly Location L = Wafer Lot Y = Year W = Work Week SO−8 D SUFFIX CASE 751 MARKING DIAGRAMS* TSSOP−8 DT SUFFIX CASE 948R ALYW KEP66 1 8 1 8 1 8 KP66 1 8 ALYW http://onsemi.com |
Nº de peça semelhante - MC100EP16VCDR2 |
|
Descrição semelhante - MC100EP16VCDR2 |
|
|
Ligação URL |
Privacy Policy |
ALLDATASHEETPT.COM |
ALLDATASHEET é útil para você? [ DONATE ] |
Sobre Alldatasheet | Publicidade | Contato conosco | Privacy Policy | roca de Link | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |