Os motores de busca de Datasheet de Componentes eletrônicos |
|
TMP105YZCR Folha de dados(PDF) 10 Page - Burr-Brown (TI) |
|
|
TMP105YZCR Folha de dados(HTML) 10 Page - Burr-Brown (TI) |
10 / 16 page TMP105 SLLS648B − FEBRUARY 2005 − REVISED JANUARY 2006 www.ti.com 10 TIMING DIAGRAMS The TMP105 is Two-Wire and SMBus-compatible. Figure 4 to Figure 7 describe the various operations on the TMP105. Bus definitions are given below. Parameters for Figure 4 are defined in Table 12. Bus Idle: Both SDA and SCL lines remain HIGH. Start Data Transfer: A change in the state of the SDA line, from HIGH to LOW, while the SCL line is HIGH, defines a START condition. Each data transfer is initiated with a START condition. Stop Data Transfer: A change in the state of the SDA line from LOW to HIGH while the SCL line is HIGH defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition. Data Transfer: The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. The receiver acknowledges the transfer of data. Acknowledge: Each receiving device, when addressed, is obliged to generate an Acknowledge bit. A device that acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a master receive, the termination of the data transfer can be signaled by the master generating a Not-Acknowledge on the last byte that has been transmitted by the slave. PARAMETER FAST MODE UNITS PARAMETER MIN MAX UNITS SCL Operating Frequency f(SCL) 1 400 kHz Bus Free Time Between STOP and START Condition t(BUF) 600 ns Hold time after repeated START condition. After this period, the first clock is generated. t(HDSTA) 100 ns Repeated START Condition Setup Time t(SUSTA) 100 ns STOP Condition Setup Time t(SUSTO) 100 ns Data Hold Time t(HDDAT) 0 ns Data Setup Time t(SUDAT) 100 ns SCL Clock LOW Period t(LOW) 1300 ns SCL Clock HIGH Period t(HIGH) 600 ns Clock/Data Fall Time tF 300 ns Clock/Data Rise Time for SCLK ≤ 100kHz tR 300 1000 ns ns Table 12. Timing Diagram Definitions for the TMP105 TWO-WIRE TIMING DIAGRAMS SCL SDA t (LOW) t R t F t (HDSTA) t (HDSTA) t (HDDAT) t (BU F ) t (SUDAT) t (HIGH) t (SUSTA) t (SUSTO) PS SP Figure 4. Two-Wire Timing Diagram |
Nº de peça semelhante - TMP105YZCR |
|
Descrição semelhante - TMP105YZCR |
|
|
Ligação URL |
Privacy Policy |
ALLDATASHEETPT.COM |
ALLDATASHEET é útil para você? [ DONATE ] |
Sobre Alldatasheet | Publicidade | Contato conosco | Privacy Policy | roca de Link | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |