Os motores de busca de Datasheet de Componentes eletrônicos |
|
CAT93C46R Folha de dados(PDF) 4 Page - Catalyst Semiconductor |
|
CAT93C46R Folha de dados(HTML) 4 Page - Catalyst Semiconductor |
4 / 13 page CAT93C46R 4 Doc. No. 1107, Rev. F © 2006 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice DEVICE OPERATION The CAT93C46R is a 1024-bit nonvolatile memory intended for use with industry standard microproces- sors. The CAT93C46R can be organized as either registers of 16 bits or 8 bits. When organized as X16, seven 9-bit instructions control the reading, writing and erase operations of the device. When organized as X8, seven 10-bit instructions control the reading, writing and erase operations of the device. The CAT93C46R oper- ates on a single power supply and will generate on chip the high voltage required during any write operation. Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (SK). The DO pin is normally in a high impedance state except when reading data from the device, or when checking the ready/busy status after a write operation. The ready/busy status can be determined after the start of a write operation by selecting the device (CS high) and polling the DO pin; DO low indicates that the write operation is not completed, while DO high indicates that the device is ready for the next instruction. If necessary, the DO pin may be placed back into a high impedance state during chip select by shifting a dummy “1” into the DI pin. The DO pin will enter the high impedance state on the rising edge of the clock (SK). Placing the DO pin into the high impedance state is recommended in applica- tions where the DI pin and the DO pin are to be tied together to form a common DI/O pin. The Ready/Busy flag can be disabled only in Ready state; no change is allowed in Busy state. The format for all instructions sent to the device is a logical "1" start bit, a 2-bit (or 4-bit) opcode, 6-bit address (an additional bit when organized X8) and for write operations a 16-bit data field (8-bit for X8 organization). Read Upon receiving a READ command and an address (clocked into the DI pin), the DO pin of the CAT93C46R will come out of the high impedance state and, after sending an initial dummy zero bit, will begin shifting out the data addressed (MSB first). The output data bits will toggle on the rising edge of the SK clock and are stable after the specified time delay (tPD0 or tPD1). Sequential Read After the 1st data word has been shifted out and CS remains asserted with the SK clock continuing to toggle, the CAT93C46R will automatically increment to the next address and shift out the next data word. As long as CS is continuously asserted and SK continues to toggle, the device will keep incrementing to the next address automatically until it reaches the end of the address space, then loops back to address 0. In the sequential Read mode, only the initial data word is preceeded by a dummy zero bit; all subsequent data words will follow without a dummy zero bit. Erase/Write Enable and Disable The CAT93C46R powers up in the write disable state. Any writing after power-up or after an EWDS (write disable) instruction must first be preceded by the EWEN (write enable) instruction. Once the write instruction is enabled, it will remain enabled until power to the device is removed, or the EWDS instruction is sent. The EWDS instruction can be used to disable all CAT93C46R write and erase instructions, and will prevent any accidental writing or clearing of the device. Data can be read normally from the device regardless of the write enable/ disable status. INSTRUCTION SET n o i t c u r t s n It i B t r a t Se d o c p O s s e r d d Aa t a D s t n e m m o C 8 x6 1 x8 x6 1 x D A E R1 0 10 A - 6 A0 A - 5 A0 A – N A s s e r d d A d a e R E S A R E1 1 10 A - 6 A0 A - 5 A0 A – N A s s e r d d A r a e l C E T I R W1 1 00 A - 6 A0 A - 5 A0 D - 7 D0 D - 5 1 D0 A – N A s s e r d d A e t i r W N E W E1 0 0 X X X X X 1 1X X X X 1 1 e l b a n E e t i r W S D W E1 0 0 X X X X X 0 0X X X X 0 0 e l b a s i D e t i r W L A R E1 0 0 X X X X X 0 1X X X X 0 1 s e s s e r d d A ll A r a e l C L A R W1 0 0 X X X X X 1 0X X X X 1 0 0 D - 7 D0 D - 5 1 Ds e s s e r d d A ll A e t i r W |
Nº de peça semelhante - CAT93C46R |
|
Descrição semelhante - CAT93C46R |
|
|
Ligação URL |
Privacy Policy |
ALLDATASHEETPT.COM |
ALLDATASHEET é útil para você? [ DONATE ] |
Sobre Alldatasheet | Publicidade | Contato conosco | Privacy Policy | roca de Link | Lista de Fabricantes All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |