Os motores de busca de Datasheet de Componentes eletrônicos
  Portuguese  ▼
ALLDATASHEETPT.COM

X  

AD7893BN-10 Folha de dados(PDF) 8 Page - Analog Devices

Nome de Peças AD7893BN-10
Descrição Electrónicos  LC2MOS 12-Bit, Serial 6 ms ADC in 8-Pin Package
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrônico  AD [Analog Devices]
Página de início  http://www.analog.com
Logo AD - Analog Devices

AD7893BN-10 Folha de dados(HTML) 8 Page - Analog Devices

Back Button AD7893BN-10 Datasheet HTML 4Page - Analog Devices AD7893BN-10 Datasheet HTML 5Page - Analog Devices AD7893BN-10 Datasheet HTML 6Page - Analog Devices AD7893BN-10 Datasheet HTML 7Page - Analog Devices AD7893BN-10 Datasheet HTML 8Page - Analog Devices AD7893BN-10 Datasheet HTML 9Page - Analog Devices AD7893BN-10 Datasheet HTML 10Page - Analog Devices AD7893BN-10 Datasheet HTML 11Page - Analog Devices AD7893BN-10 Datasheet HTML 12Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 8 / 12 page
background image
AD7893
REV. E
–8–
This scheme limits the throughput rate to 12
µs minimum; how-
ever, depending on the response time of the microprocessor to
the interrupt signal and the time taken by the processor to read
the data, this may be the fastest the system could have operated.
In any case, the CONVST signal does not have to have a 50:50
duty cycle. This can be tailored to optimize the throughput rate
of the part for a given system.
Alternatively, the CONVST signal can be used as a normal narrow
pulse width. The rising edge of CONVST can be used as an active
high or rising edge-triggered interrupt. A software delay of 6
µs can
then be implemented before data is read from the part.
Serial Interface
The serial interface to the AD7893 consists of just two wires, a
serial clock input (SCLK) and the serial data output (SDATA).
This allows for an easy to use interface to most microcontrollers,
DSP processors and shift registers.
Figure 5 shows the timing diagram for the read operation to the
AD7893. The serial clock input (SCLK) provides the clock
source for the serial interface. Serial data is clocked out from the
SDATA line on the rising edge of this clock and is valid on the
falling edge of SCLK. Sixteen clock pulses must be provided to
the part to access to full conversion result. The AD7893 pro-
vides four leading zeros followed by the 12-bit conversion result
starting with the MSB (DB11). The last data bit to be clocked
out on the final rising clock edge is the LSB (DB0). On the six-
teenth falling edge of SCLK, the SDATA line is disabled (three-
stated). After this last bit has been clocked out, the SCLK input
should return low and remain low until the next serial data read
operation. If there are extra clock pulses after the sixteenth
clock, the AD7893 will start over again with outputting data
from its output register, and the data bus will no longer be
three-stated even when the clock stops. Provided that the serial
clock has stopped before the next falling edge of CONVST, the
AD7893 will continue to operate correctly with the output shift
register being reset on the falling edge of CONVST; however,
the SCLK line must be low when CONVST goes low in order
to reset the output shift register correctly.
The serial clock input does not have to be continuous during the
serial read operation. The sixteen bits of data (four leading zeros
and 12 bit conversion result) can be read from the AD7893 in a
number of bytes; however, the SCLR input must remain low be-
tween the two bytes.
Normally, the output register is updated at the end of conver-
sion. If a serial read from the output register is in progress when
conversion is complete; however, the updating of the output
register is deferred. In this case, the output register is updated
when the serial read is completed. If the serial read has not been
completed before the next falling edge of CONVST, the output
register will be updated on the falling edge of CONVST, and
the output shift register count is reset. In applications where the
data read has been started and not completed before the falling
edge of CONVST, the user must provide a CONVST pulse
width of greater than 1.5
µs to ensure correct setup of the AD7893
before the next conversion is initiated. In applications where the
output update takes place either at the end of conversion or at
the end of a serial read that is completed 1.5
µs before the rising
edge of CONVST, the normal pulse width of 50 ns minimum
applies to CONVST.
CONVST
SCLK
CONVERSION IS INITIATED
AND TRACK/HOLD GOES
INTO HOLD
CONVST INDICATES
TO µP THAT
CONVERSION IS
COMPLETE
tCONVERT
SERIAL READ
OPERATION
µP INT SERVICE
OR POLLING
ROUTINE
600ns MIN
READ OPERATION
SHOULD END 600ns
PRIOR TO NEXT
RISING EDGE OF
CONVST
Figure 4. CONVST Used as Status Signal
SDATA (O)
SCLK (I)
FOUR LEADING ZEROS
DB11
DB10
THREE-STATE
THREE-STATE
DB0
t5
t4
t3
t2
Figure 5. Data Read Operation


Nº de peça semelhante - AD7893BN-10

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Analog Devices
AD7893BN-10 AD-AD7893BN-10 Datasheet
340Kb / 12P
   LC2MOS 12-Bit, Serial 6 us ADC in 8-Pin Package
REV. E
AD7893BN-10 AD-AD7893BN-10 Datasheet
343Kb / 12P
   LC2MOS 12-Bit, Serial 6 ms ADC in 8-Pin Package
REV. E
AD7893BN-10 AD-AD7893BN-10 Datasheet
272Kb / 12P
   LC2MOS 12-Bit, Serial 6 ms ADC in 8-Pin Package
REV. E
AD7893BN-10 AD-AD7893BN-10 Datasheet
272Kb / 12P
   LC2MOS 12-Bit, Serial 6s ADC in 8-Pin Package
REV. E
AD7893BN-10 AD-AD7893BN-10 Datasheet
375Kb / 13P
   LC2MOS 12-Bit ADC in 8-Pin Package
More results

Descrição semelhante - AD7893BN-10

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Analog Devices
AD7893ARZ-5 AD-AD7893ARZ-5 Datasheet
343Kb / 12P
   LC2MOS 12-Bit, Serial 6 ms ADC in 8-Pin Package
REV. E
AD7893ARZ-3 AD-AD7893ARZ-3 Datasheet
272Kb / 12P
   LC2MOS 12-Bit, Serial 6 ms ADC in 8-Pin Package
REV. E
AD7893 AD-AD7893 Datasheet
340Kb / 12P
   LC2MOS 12-Bit, Serial 6 us ADC in 8-Pin Package
REV. E
AD7893ARZ-2 AD-AD7893ARZ-2 Datasheet
272Kb / 12P
   LC2MOS 12-Bit, Serial 6s ADC in 8-Pin Package
REV. E
AD7893 AD-AD7893_17 Datasheet
375Kb / 13P
   LC2MOS 12-Bit ADC in 8-Pin Package
AD7895 AD-AD7895 Datasheet
314Kb / 12P
   5 V, 12-Bit, Serial 3.8 ms ADC in 8-Pin Package
REV. 0
AD7895ARZ-10REEL AD-AD7895ARZ-10REEL Datasheet
263Kb / 12P
   5 V, 12-Bit, Serial 3.8 ms ADC in 8-Pin Package
REV. 0
AD7895ARZ-2 AD-AD7895ARZ-2 Datasheet
263Kb / 12P
   5 V, 12-Bit, Serial 3.8 ms ADC in 8-Pin Package
REV. 0
AD7895 AD-AD7895_15 Datasheet
317Kb / 12P
   5 V, 12-Bit, Serial 3.8s ADC in 8-Pin Package
REV. 0
AD7893 AD-AD7893_15 Datasheet
343Kb / 12P
   LC MOS 12-Bit, Serial 6s ADC in 8-Pin Package
Rev. E
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Folha de dados Download

Go To PDF Page


Ligação URL




Privacy Policy
ALLDATASHEETPT.COM
ALLDATASHEET é útil para você?  [ DONATE ] 

Sobre Alldatasheet   |   Publicidade   |   Contato conosco   |   Privacy Policy   |   roca de Link   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com