Os motores de busca de Datasheet de Componentes eletrônicos
  Portuguese  ▼
ALLDATASHEETPT.COM

X  

ADMC201 Folha de dados(PDF) 10 Page - Analog Devices

Nome de Peças ADMC201
Descrição Electrónicos  Motion Coprocessor
Download  15 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrônico  AD [Analog Devices]
Página de início  http://www.analog.com
Logo AD - Analog Devices

ADMC201 Folha de dados(HTML) 10 Page - Analog Devices

Back Button ADMC201_15 Datasheet HTML 6Page - Analog Devices ADMC201_15 Datasheet HTML 7Page - Analog Devices ADMC201_15 Datasheet HTML 8Page - Analog Devices ADMC201_15 Datasheet HTML 9Page - Analog Devices ADMC201_15 Datasheet HTML 10Page - Analog Devices ADMC201_15 Datasheet HTML 11Page - Analog Devices ADMC201_15 Datasheet HTML 12Page - Analog Devices ADMC201_15 Datasheet HTML 13Page - Analog Devices ADMC201_15 Datasheet HTML 14Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 15 page
background image
ADMC201
REV. B
–10–
INTERRUPT GENERATION
There are three interrupt sources on the ADMC201 that may be
independently enabled to generate interrupts. The first inter-
rupt source is the Analog Input Block, which, if enabled,
generates an interrupt at the end of conversion. The second in-
terrupt source is the Vector Transformation Block, which, if
enabled, generates an interrupt at the end of a Vector Transfor-
mation. The third interrupt source is the Digital I/O Block.
Each digital I/O bit, if configured for input and enabled, gener-
ates an interrupt when its input level changes.
When a 1 is stored in Bit 7 of the SYSCTRL register, ADC in-
terrupts are enabled. When a 1 is stored in Bit 6 of the
SYSCTRL register, Vector Transformation interrupts are en-
abled. When a 1 is stored in any of Bits 6–11 of the PIOCTRL
register, digital I/O change of state interrupts are enabled for
Bits 0–5 respectively. Upon a reset of the chip, all bits are set to
the default condition, 0, thus disabling all interrupts.
When an enabled interrupt occurs, Bit 11 of the SYSSTAT reg-
ister becomes a 1. If that interrupt had been an ADC interrupt,
Bit 0 of SYSSTAT register would also be set to 1. If that inter-
rupt had been a Vector Transformation interrupt, Bit 1 of
SYSSTAT would be set to 1. If that interrupt had been a digi-
tal I/O interrupt, then Bit 2 of the SYSSTAT would be set to 1.
Whenever the SYSSTAT register is read, these four bits go back
to their default state, 0, immediately after their values are loaded
onto the data bus. Upon a reset, these four bits also go to their
default state, 0.
The
IRQ pin has an open-drain driver, which will drive it low at
the appropriate times, but the user must supply an external pull-
up resistor to bring the node back high when it is not being
pulled low.
The
IRQ pin operates in one of two modes, edge mode or level
mode. In edge mode, when an enabled interrupt occurs, the
IRQ pin will be driven low for one system clock period. In level
mode, when an enable interrupt occurs, the
IRQ pin will be
driven low, and will remain low until the SYSSTAT register is
read. The combination of level mode and the open-drain driver
allows multiple interrupt sources in an application to drive a
single interrupt input line on the host DSP or microprocessor.
Edge mode or level mode is determined with Bit 8 of the
SYSCTRL register. Edge mode (0) is the default; a 1 in this bit
will put the
IRQ pin into level mode.
The recommended method of using the interrupt generation ca-
pability is to set edge or level mode, enable the appropriate
interrupts, and then monitor the
IRQ line. After the IRQ pin
goes low, the SYSSTAT register of the ADMC201 should be
read, (1) to determine if it was this chip that caused the inter-
rupt, if other lines are wired together with this
IRQ pin, and
(2) if it was this chip, to determine if it was generated by the
Analog Input, Digital I/O and/or the Vector Transformation
Blocks. Once this is done, the appropriate interrupt handling
routine may be executed.
APPLICATION NOTE LIST
1. AN-407
AC Motor Control Experiments Using the ADMC200
Evaluation Board
2. AN-408
AC Motor Control Using the ADMC200 Motion
Coprocessor
3. AN-409
Advanced Motor Control Techniques Using the
ADMC200 Motion Coprocessor
POWER SUPPLY CONNECTIONS AND SETUP
The nominal positive power supply level (VDD) is +5 V
± 5%.
The Positive Power supply VDD should be connected to all
ADMC201 VDD pins (10, 19, 26, 39, 44, 59). The SGND pin
(32) and both AGND pins (27, 28) should be star point con-
nected at a point close to the AGND pins of the ADMC201.
The DGND pins (20, 40, 41, 42, 43, 46, 56, 57, 58) should
also be connected to AGND pins close to the ADMC201.
Power supplies should be decoupled at the power pins using a
0.1
µF capacitor. A 220 nF capacitor must also be connected as
close as possible between REFIN (Pin 33) and SGND (Pin 32).
In addition, the
IRQ requires a 15K pull-up to the V
DD supply.
SYSTEM CLOCK FREQUENCY
The nominal range of the input clock for the ADMC201 is
6.25 MHz to 25 MHz. The external CLK frequency can be in-
ternally divided down by 2 by writing to Bit 5 of the SYSCTRL
register. If the external CLK is faster than 12.5 MHz then it is
necessary to internally divide it down.
DSP/CONTROLLER INTERFACE
The ADMC201 has a 12-bit bidirectional parallel port for inter-
facing with Analog Devices’ ADSP-2100 DSP family or
microcontrollers/microprocessors.
The ADMC201 coprocessor is designed to be conveniently in-
terfaced to the ADI’s family of Fixed-Point DSPs. Figures 11
and 12 show the interfacing between the ADMC201 and the
ADSP-2101/2105/2115, ADSP-2171, ADSP-2181, TMS320C2x
DSPs. In the case of the TMS320C2x, some glue logic is re-
quired to decode the RD/
WR lines and invert the CLKOUT1
signal.
The ADSP-2101/2105/2115 CLKOUT frequency equals the
crystal/clock frequency of its CLKIN. This signal (CLKOUT)
can be used to directly drive the CLK line (Pin 21) on the
ADMC201. The ADMC201 coprocessor can be operated with
a clock frequency between the of 6.25 MHz and 25 MHz. If the
clock frequencies is greater than 12.5 MHz, then it is necessary
to internally divide down the external clock to derive the
ADMC201’s system clock (via SYSCTRL register).
EN
ADDRESS
DECODE
VDD
DMS
IRQ2
RD
WR
CLKOUT
D0–D23
A0–A13
ADSP-2101/
ADSP-2105/
ADSP-2115–20MHz
ADSP-2181–10MHz
ADSP-2171–10MHz
CS
IRQ
RD
WR
CLK
D0–D11*
A0–A3
ADMC201
ADDRESS BUS
DATA BUS
*NOTE:
BY MAPPING THE ADMC201 DATA BUS TO THE TWELVE HIGHEST BITS
OF THE ADSP DATA BUS, FULL-SCALE OUTPUTS FROM THE ADC
CAN BE REPRESENTED BY
1.0 IN FIXED POINT ARITHMETIC.
Figure 11. ADI Digital Signal Processor/Microcomputer


Nº de peça semelhante - ADMC201_15

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Analog Devices
ADMC201AP AD-ADMC201AP Datasheet
146Kb / 15P
   Motion Coprocessor
REV. B
More results

Descrição semelhante - ADMC201_15

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Analog Devices
ADMC200 AD-ADMC200_15 Datasheet
582Kb / 12P
   Motion Coprocessor
REV. B
ADMC200 AD-ADMC200 Datasheet
134Kb / 12P
   Motion Coprocessor
REV. B
ADMC201 AD-ADMC201 Datasheet
146Kb / 15P
   Motion Coprocessor
REV. B
logo
Gennum Corporation
GS9021 GENNUM-GS9021 Datasheet
194Kb / 26P
   EDH Coprocessor
logo
Synaptics Incorporated.
CX90412 CONEXANT-CX90412 Datasheet
70Kb / 2P
   Voice Coprocessor
logo
National Semiconductor ...
CS1301 NSC-CS1301 Datasheet
326Kb / 25P
   Media Coprocessor
logo
Intel Corporation
8087 INTEL-8087 Datasheet
1Mb / 22P
   MATH COPROCESSOR
logo
Gennum Corporation
GS9001 GENNUM-GS9001_04 Datasheet
341Kb / 14P
   EDH Coprocessor
logo
Maxwell Technologies
80387DX MAXWELL-80387DX Datasheet
444Kb / 17P
   Math Coprocessor
logo
Gennum Corporation
GS9001 GENNUM-GS9001 Datasheet
211Kb / 14P
   EDH COPROCESSOR
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15


Folha de dados Download

Go To PDF Page


Ligação URL




Privacy Policy
ALLDATASHEETPT.COM
ALLDATASHEET é útil para você?  [ DONATE ] 

Sobre Alldatasheet   |   Publicidade   |   Contato conosco   |   Privacy Policy   |   roca de Link   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com