Os motores de busca de Datasheet de Componentes eletrônicos
  Portuguese  ▼
ALLDATASHEETPT.COM

X  

AD6674BCPZRL7-750 Folha de dados(PDF) 9 Page - Analog Devices

Nome de Peças AD6674BCPZRL7-750
Descrição Electrónicos  385 MHz BW IF Diversity Receiver
Download  91 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Fabricante Electrônico  AD [Analog Devices]
Página de início  http://www.analog.com
Logo AD - Analog Devices

AD6674BCPZRL7-750 Folha de dados(HTML) 9 Page - Analog Devices

Back Button AD6674BCPZRL7-750 Datasheet HTML 5Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 6Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 7Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 8Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 9Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 10Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 11Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 12Page - Analog Devices AD6674BCPZRL7-750 Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 91 page
background image
Data Sheet
AD6674
SWITCHING SPECIFICATIONS
AVDD1 = 1.25 V, AVDD2 = 2.5 V, AVDD3 = 3.3 V, AVDD1_SR = 1.25 V, DVDD = 1.25 V, DRVDD = 1.25 V, SPIVDD = 1.8 V, specified
maximum sampling rate, 1.0 V internal reference, AIN = −1.0 dBFS, clock divider = 2, default SPI settings, TA = 25°C, unless otherwise noted.
Table 4.
Parameter
Temp
AD6674-1000
AD6674-750
AD6674-500
Unit
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
CLOCK
Clock Rate (at CLK+/CLK− Pins)
Full
0.3
4
0.3
4
0.3
4
GHz
Maximum Sample Rate1
Full
1000
750
500
MSPS
Minimum Sample Rate2
Full
300
300
300
MSPS
Clock Pulse Width High
Full
500
666.67
1000
ps
Clock Pulse Width Low
Full
500
666.67
1000
ps
OUTPUT PARAMETERS
Unit Interval (UI)3
Full
100
133.33
200
ps
Rise Time (tR) (20% to 80% into 100 Ω
Load)
25°C
32
32
32
ps
Fall Time (tF) (20% to 80% into 100 Ω
Load)
25°C
32
32
32
ps
PLL Lock Time
25°C
2
2
2
ms
Data Rate per Channel (NRZ)4
25°C
3.125
10
12.5
3.125
7.5
12.5
3.125
5
12.5
Gbps
LATENCY
Pipeline Latency
Full
75
75
75
Clock cycles
Fast Detect Latency
Full
28
28
28
Clock cycles
Wake-Up Time (Standby)5
25°C
1
1
1
ms
Wake-Up Time (Power-Down)5
25°C
4
4
4
ms
APERTURE
Aperture Delay (tA)
Full
530
530
530
ps
Aperture Uncertainty (Jitter, tJ)
Full
55
55
55
fs rms
Out-of-Range Recovery Time
Full
1
1
1
Clock cycles
1
The maximum sample rate is the clock rate after the divider.
2
The minimum sample rate operates at 300 MSPS with L = 2 or L = 1.
3
Baud rate = 1/UI. A subset of this range can be supported.
4
At full baud rate (12.5 Gbps), each ADC outputs data on two differential pair lanes.
5
Wake-up time is defined as the time required to return to normal operation from power-down mode or standby mode.
TIMING SPECIFICATIONS
Table 5.
Parameter
Test Conditions/Comments
Min
Typ
Max
Unit
CLK± to SYSREF± TIMING REQUIREMENTS
tSU_SR
Device clock to SYSREF± setup time
117
ps
tH_SR
Device clock to SYSREF± hold time
−96
ps
SPI TIMING REQUIREMENTS
See Figure 4
tDS
Setup time between the data and the rising edge of SCLK
2
ns
tDH
Hold time between the data and the rising edge of SCLK
2
ns
tCLK
Period of the SCLK
40
ns
tS
Setup time between CSB and SCLK
2
ns
tH
Hold time between CSB and SCLK
2
ns
tHIGH
Minimum period that SCLK is in a logic high state
10
ns
tLOW
Minimum period that SCLK is in a logic low state
10
ns
tEN_SDIO
Time required for the SDIO pin to switch from an input to an
output relative to the SCLK falling edge (not shown in Figure 4)
10
ns
tDIS_SDIO
Time required for the SDIO pin to switch from an output to an
input relative to the SCLK rising edge (not shown in Figure 4)
10
ns
Rev. B | Page 9 of 91


Nº de peça semelhante - AD6674BCPZRL7-750

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Analog Devices
AD6674BCPZRL7-750 AD-AD6674BCPZRL7-750 Datasheet
4Mb / 97P
   385 MHz BW IF Diversity Receiver
More results

Descrição semelhante - AD6674BCPZRL7-750

Fabricante ElectrônicoNome de PeçasFolha de dadosDescrição Electrónicos
logo
Analog Devices
AD6674 AD-AD6674_17 Datasheet
4Mb / 97P
   385 MHz BW IF Diversity Receiver
AD6679 AD-AD6679_17 Datasheet
1Mb / 82P
   135 MHz BW IF Diversity Receiver
AD6679 AD-AD6679 Datasheet
1Mb / 81P
   135 MHz BW IF Diversity Receiver
AD6655ABCPZ-80 AD-AD6655ABCPZ-80 Datasheet
2Mb / 88P
   IF Diversity Receiver
REV. A
AD6649 AD-AD6649_17 Datasheet
1Mb / 41P
   IF Diversity Receiver
AD6655 AD-AD6655_17 Datasheet
2Mb / 85P
   IF Diversity Receiver
AD6655 AD-AD6655 Datasheet
2Mb / 84P
   IF Diversity Receiver
REV. 0
AD6653 AD-AD6653 Datasheet
2Mb / 80P
   IF Diversity Receiver
REV. 0
AD6649 AD-AD6649_14 Datasheet
1Mb / 40P
   IF Diversity Receiver
AD6655 AD-AD6655_15 Datasheet
2Mb / 84P
   IF Diversity Receiver
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91


Folha de dados Download

Go To PDF Page


Ligação URL




Privacy Policy
ALLDATASHEETPT.COM
ALLDATASHEET é útil para você?  [ DONATE ] 

Sobre Alldatasheet   |   Publicidade   |   Contato conosco   |   Privacy Policy   |   roca de Link   |   Lista de Fabricantes
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com